

## High Performance Current Mode PWM Controller

#### **FEATURES**

- Power on Soft Start Reducing MOSFET Vds Stress
- Frequency shuffling for EMI
- Extended Burst Mode Control For Improved Efficiency and Minimum Standby Power Design
- Audio Noise Free Operation
- Fixed 65KHZ Switching Frequency
- Comprehensive Protection Coverage
  - o VDD Under Voltage Lockout with Hysteresis (UVLO)
    - o Cycle-by-cycle over current threshold setting for constant output power limiting over universal input voltage range
    - o Overload Protection (OLP) with autorecovery
    - o Over Temperature Protection (OTP) with auto-recovery
    - o VDD Over voltage Protection(OVP) with auto-recovery

## **APPLICATIONS**

Offline AC/DC flyback converter for

- Battery Charger
- Power Adapter
- Set-Top Box Power Supplies
- Open-frame SMPS

#### GENERAL DESCRIPTION

MT6273 is a highly integrated current mode PWM control IC optimized for high performance, low standby power and cost effective offline flyback converter applications.

PWM switching frequency at normal operation is internally fixed and is trimmed to tight range. At no load or light load condition, the IC operates in extended 'burst mode' to minimize switching loss.

Lower standby power and higher conversion efficiency is thus achieved.

VDD low startup current and low operating current contribute to a reliable power on startup and low standby design with MT6273.

MT6273 offers complete protection coverage with auto-recovery including Cycle-by-Cycle current limiting (OCP), over load protection (OLP), over temperature protection (OTP), over voltage (fixed or adjustable) protection (OVP) and VDD under voltage lockout (UVLO).

Excellent EMI performance is achieved. Frequency shuffling technique. The tone energy at below 20KHZ is minimized in the design and audio noise is eliminated during operation.

MT6273 is offered in SOT23-6 package.

## **TYPICAL APPLICATION**



## **GENERAL INFORMATION**



#### **ABSOLUTE MAXIMUM RATINGS**

| Parameter                                    | Value          |
|----------------------------------------------|----------------|
| VDD DC Supply Voltage                        | 35 V           |
| VDD Zener Clamp Voltage Note                 | VDD_Clamp+0.1V |
| VDD DC Clamp Current                         | 10 mA          |
| FB Input Voltage                             | -0.3 to 7V     |
| Sense Input Voltage                          | -0.3 to 7V     |
| RT Input Voltage                             | -0.3 to 7V     |
| Min/Max Operating<br>Junction Temperature TJ | -40 to 150 °C  |
| Min/Max Storage<br>Temperature Tstg          | -55 to 160 ℃   |
| Lead Temperature (Soldering, 10secs)         | 260 ℃          |

Note: VDD\_Clamp has a nominal value of 32V.

Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum-rated conditions for extended periods may affect device reliability.

## **TERMINAL ASSIGNMENTS**

| Pin Name | I/O | Description                                                                                                                                                                               |  |  |
|----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| GND      | Р   | Ground                                                                                                                                                                                    |  |  |
| FB       | I   | Feedback input pin. The PWM duty cycle is determined by voltage level into this pin and the current-sense signal at Pin 4.                                                                |  |  |
| RT       | ı   | Dual function pin. Either connected through a NTC resistor to ground for over temperature shutdown/latch control or connected through Zener to VDD for adjustable over voltage protection |  |  |
| CS       | I   | Current sense input                                                                                                                                                                       |  |  |
| VDD      | Р   | Power Supply                                                                                                                                                                              |  |  |
| Gate     | 0   | Totem-pole gate driver output for power Mosfet                                                                                                                                            |  |  |

# RECOMMENDED OPERATING CONDITION

| Symbol | Parameter                     | Min/Max   | Unit          |
|--------|-------------------------------|-----------|---------------|
| VDD    | VDD Supply Voltage            | 12 to 25  | V             |
| TA     | Operating Ambient Temperature | -40 to 85 | ${\mathbb C}$ |

### **BLOCK DIAGRAM**



## **ELECTRICAL CHARACTERISTICS**

(TA =  $25\,^{\circ}$ C , VDD=18V, unless otherwise noted)

| Symbol             | Parameter                                    | Test Conditions                                           | Min  | Тур   | Max  | Unit |  |  |
|--------------------|----------------------------------------------|-----------------------------------------------------------|------|-------|------|------|--|--|
| Supply Voltage (V  | Supply Voltage (VDD)                         |                                                           |      |       |      |      |  |  |
| Istartup           | VDD Start up Current                         | VDD=UVLO(OFF)-<br>1V, measure leakage<br>current into VDD |      | 5     | 20   | uA   |  |  |
| I_VDD_Operation    | Operation Current                            | VDD=18V,VFB=3V,<br>CS=0V,Cgate=1nF                        |      | 1.8   | 2.5  | mA   |  |  |
| UVLO(ON)           | VDD Under Voltage Lockout<br>Enter           |                                                           | 8    | 9     | 10   | V    |  |  |
| UVLO(OFF)          | VDD Under Voltage Lockout<br>Exit (Recovery) |                                                           | 14.3 | 15.3  | 16.3 | V    |  |  |
| Vpull-up           | Pull-up PMOS active                          |                                                           |      | 13    |      | V    |  |  |
| Vdd_clamp          |                                              | Ivdd=10mA                                                 | 30   | 32    | 34   | V    |  |  |
| OVP(ON)            | Over voltage protection voltage              | CS=0V,FB=3V<br>Ramp up VDD until<br>gate clock is off     | 26   | 28    | 30   | V    |  |  |
| Feedback Input Se  | Feedback Input Section(FB Pin)               |                                                           |      |       |      |      |  |  |
| VFB_Open           | VFB Open Loop Voltage                        |                                                           | 3.9  | 4.2   |      | V    |  |  |
| Avcs               | PWM input gain Δ VFB/Δ VCS                   |                                                           |      | 2     |      | V/V  |  |  |
| Maximum duty cycle | Max duty cycle @ VDD=18V,VFB=3V,VCS=0V       |                                                           | 75   | 80    | 85   | %    |  |  |
| Vref_green         | The threshold enter green mode               |                                                           |      | 2     |      | V    |  |  |
| Vref_burst_H       | The threshold exit burst mode                |                                                           |      | 1.275 |      | V    |  |  |
| Vref_burst_L       | The threshold enter burst mode               |                                                           |      | 1.175 |      | ٧    |  |  |
| IFB_Short          | FB pin short circuit current                 | Short FB pin to GND and measure current                   |      | 0.2   |      | mA   |  |  |
| VTH_PL             | Power Limiting FB Threshold Voltage          |                                                           |      | 3.7   |      | V    |  |  |
| TD_PL              | Power limiting Debounce<br>Time              |                                                           | 80   | 88    | 96   | mSec |  |  |
| ZFB_IN             | Input Impedance                              |                                                           |      | 24    |      | Kohm |  |  |
| Current Sense Inp  | out(CS Pin)                                  |                                                           |      |       |      |      |  |  |
| SST                | Soft start time                              |                                                           |      | 4     |      | ms   |  |  |
| T_blanking         | Leading edge blanking time                   |                                                           |      | 220   |      | ns   |  |  |
| ZSENSE_IN          | Input Impedance                              |                                                           |      | 40    |      | Kohm |  |  |

|                | 1                                                                |                                                                      |      |      |      |       |  |  |
|----------------|------------------------------------------------------------------|----------------------------------------------------------------------|------|------|------|-------|--|--|
| TD_OC          | Over Current Detection and Control Delay                         | From Over Current Occurs till the Gatedrive output start to turn off |      | 120  |      | nSec  |  |  |
| VTH_OC         | Internal Current Limiting Threshold Voltage with zero duty cycle |                                                                      |      | 0.72 |      | V     |  |  |
| Vocp_clamping  | CS voltage clamper                                               |                                                                      |      | 0.9  |      | V     |  |  |
| Oscillator     | Oscillator                                                       |                                                                      |      |      |      |       |  |  |
| FOSC           | Normal Oscillation Frequency                                     | VDD=18V, FB=3V, CS=0V                                                | 60   | 65   | 70   | KHZ   |  |  |
| Δf_OSC         | Frequency jittering                                              |                                                                      |      | +/-4 |      | %     |  |  |
| F_shuffling    | Shuffling frequency                                              |                                                                      |      | 32   |      | Hz    |  |  |
| ∆f_Temp        | Frequency Temperature Stability                                  |                                                                      |      | 1    |      | %     |  |  |
| Δf_VDD         | Frequency Voltage Stability                                      |                                                                      |      | 1    |      | %     |  |  |
| F_Burst        | Burst Mode Switch Frequency                                      |                                                                      |      | 22   |      | KHZ   |  |  |
| Gate driver    |                                                                  |                                                                      |      |      |      |       |  |  |
| VOL            | Output low level @ VDD=18V, lo=5mA                               | All I                                                                |      |      | 1    | V     |  |  |
| VOH            | Output high level @<br>VDD=18V, Io=20mA                          |                                                                      | 6    |      |      | V     |  |  |
| V_clamping     | Output clamp voltage                                             |                                                                      |      | 12   |      | V     |  |  |
| T_r            | Output rising time 1V 12V<br>@ CL=1000pF                         |                                                                      |      | 245  |      | nS    |  |  |
| T_f            | Output falling time 12V ~ 1V<br>@ CL=1000pF                      |                                                                      |      | 124  |      | nS    |  |  |
| Over temperatu | Over temperature protection                                      |                                                                      |      |      |      |       |  |  |
| IRT            | Output current of RT pin                                         |                                                                      | 95   | 100  | 105  | uA    |  |  |
| VOTP           | Threshold voltage for OTP                                        |                                                                      | 0.95 | 1    | 1.05 | V     |  |  |
| Td_OTP         | OTP debounce time                                                |                                                                      |      | 32   |      | Cycle |  |  |
| VRT_FL         | Float voltage at RT pin                                          |                                                                      |      | 2.3  |      | V     |  |  |
| Vth_OVP        | External OVP threshold voltage                                   |                                                                      |      | 4    |      | V     |  |  |

## **CHARACTERIZATION PLOTS**

VDD = 18V, TA =  $25^{\circ}$ C condition applies if not otherwise noted.













#### **OPERATION DESCRIPTION**

MT6273 is a highly integrated current mode PWM control IC optimized for high performance, lowstandby power and cost effective offline flyback converter applications. The 'Extended burst mode' control greatly reduces the standby power consumption and helps the design easily to meet the international power conservation requirements.

#### Startup Current and Start up Control

Startup current of MT6273 is designed to be very low so that VDD could be charged up above UVLO threshold level and device starts up quickly. A large value startup resistor can therefore be used to minimize the power loss yet achieve a reliable startup in application.

#### **Operating Current**

The Operating current of MT6273 is low at 1.8mA.Good efficiency is achieved with MT6273 low operating current together with the 'Extended burst mode' control features.

#### Soft Start

MT6273 features an internal 4ms soft start to soften the electrical stress occurring in the power supply during startup. It is activated during the power on sequence. As soon as VDD reaches UVLO(OFF), the CS peak voltage is gradually increased from 0.05V to the maximum level. Every restart up is followed by a soft start.

#### Frequency shuffling for mprovement

The frequency Shuffling (switching frequency modulation) is implemented in MT6273. The oscillation frequency is modulated so that the tone energy is spread out. The spread spectrum minimizes the conduction band EMI and therefore eases the system design.

#### **Extended Burst Mode Operation**

At light load or zero load condition, most of the power dissipation in a switching mode power supply is from switching loss on the MOSFET, the core loss of the transformer and the loss on the snubber circuit. The magnitude of power loss is in proportion to the switching frequency. Lower switching frequency leads to the reduction on the power loss and thus conserves the energy. The switching frequency is internally adjusted at

no load or light load condition. The switch frequency reduces at light/no load condition to improve the conversion efficiency. At light load or no load condition, the FB input drops below\_burst\_L (the threshold enter burst mode) and device enters Burst Mode control. The Gate drive output switches when FB input rises back to Vref\_burst\_H (the threshold exit burst mode).Otherwise the gate drive remains at off state to minimize the switching loss and reduces the standby power consumption to the greatest extend.

The switching frequency control also eliminates the audio noise at any loading conditions.

#### Oscillator Operation

The switching frequency is internally fixed at 65kHz. No external frequency setting components are required for PCB design simplification.

#### Current Sensing and Leading Edge Blanking

Cycle by Cycle current limiting is offered in MT6273 current mode PWM control. The switch current is detected by a sense resistor into the CS pin. An internal leading edge blanking circuit chops off the sensed voltage spike at initial internal power MOSFET on state due to snubber diode reverse recovery and surge gate current of power MOSFET. The current limiting comparator is disabled and cannot turn off the internal power MOSFET during the blanking period. The PWM duty cycle is determined by the current sense input voltage and the FB input voltage.

#### Internal Synchronized Slope Compensation

Built-in slope compensation circuit adds voltage ramp onto the current sense input voltage for PWM generation. This greatly improves the close loop stability at CCM and prevents the sub-harmonic oscillation and thus reduces the output ripple voltage.

#### **Drive**

The power MOSFET is driven by a dedicated gate driver for power switch control. Too weak the gate drive strength results in higher conduction and switch loss of MOSFET while too strong gate drive results the compromise of EMI.A good tradeoff is achieved through the built-in totem pole gate design with right output strength and dead time control. The low idle loss and good EMI system design is easier to achieve with this dedicated control scheme.

#### **Protection Controls**

Good power supply system reliability is achieved with auto-recovery protection features including Cycle-by-Cycle current limiting (OCP), Over Load Protection (OLP), and Under Voltage Lockout on VDD (UVLO), and latch shutdown features including over temperature protection (OTP), fixed or adjustable VDD over voltage protection (OVP). With Aerosemi technology, the OCP is line voltage compensated to achieve constant output power limit over the universal input voltage range.

At overload condition when FB input voltage exceeds power limit threshold value for more than TD\_PL, control circuit reacts to shut down the converter. It restarts when VDD voltage drops below UVLO limit. For protection with auto-recovery mode, control circuit shutdowns the power MOSFET when an Over Temperature condition or Over Voltage condition is detected until VDD drops below 9V (UVLO on voltage), and device enters power on restart-up sequence thereafter.

AEROSEMI CONFIDENTIAL

## **PACKAGE MECHANICAL DATA**

#### SOT23-6



MT6273/V1.0

Xi' an Aerosemi Technology Co., Ltd

Tel: 029-88868021 0755-82879616 021-51905952 Fax: 029-88868021-622 0755-82877171 021-51905952

Http://www.aerosemi.com E-Mail: sales@aerosemi.com