











TUSB211-Q1

SLLSF53 - OCTOBER 2017

# TUSB211-Q1 USB 2.0 High Speed Signal Conditioner

#### 1 Features

- AEC-Q100 Qualified for Automotive Applications
  - Device Temperature: –60°C to 150°C Ambient
  - Device HBM Classification Level: ±3000 V
  - Device CDM Classification Level: ±1000 V
- Compatible with USB 2.0, OTG 2.0 and BC 1.2
- · Support for LS, FS, HS signaling
- Active Power Consumption of 55 mW (Typical) with 3.3-V Single Supply
- Selectable Signal Gain Via External Pulldown Resistor
- Does Not Break DP, DM Trace
- Scalable Solution Daisy Chain Device for High Loss Applications
- Compact 1.6 mm x 1.6 mm QFN Package

# 2 Applications

- Automotive Infotainment
- Notebooks
- Desktops
- Docking Stations
- Cell Phones
- · Active Cable, Cable Extenders
- Backplane
- Televisions
- Tablets

# 3 Description

The TUSB211-Q1 is a USB High-Speed (HS) signal conditioner, designed to compensate for ISI signal loss in a transmission channel.

The device has a patent-pending design which is agnostic to USB Low Speed (LS) and Full Speed (FS) signals. LS and FS signal characteristics are unaffected by the TUSB211-Q1. HS signals are compensated.

Programmable signal gain permits fine tuning device performance to optimize High Speed signals at the connector. This helps to pass USB High Speed electrical compliance tests.

The footprint of TUSB211-Q1 does not break the continuity of the DP/DM signal path. This permits risk free system design of a complete USB channel.

In addition, TUSB211-Q1 is compatible with the USB On-The-Go (OTG) and Battery Charging (BC) protocols

#### Device Information (1)

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |  |
|-------------|------------|-------------------|--|--|
| TUSB211-Q1  | X2QFN (12) | 1.60 mm x 1.60 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

## **Simplified Schematic**



Copyright © 2016, Texas Instruments Incorporated



SLLSF53 – OCTOBER 2017 www.ti.com



# **Table of Contents**

| 1 | Features 1                           | 7.3 Device Functional Modes                           |
|---|--------------------------------------|-------------------------------------------------------|
| 2 | Applications 1                       | 8 Application and Implementation                      |
| 3 | Description 1                        | 8.1 Application Information                           |
| 4 | Revision History2                    | 8.2 Typical Application                               |
| 5 | Pin Configuration and Functions 3    | 9 Power Supply Recommendations 1                      |
| 6 | Specifications4                      | 10 Layout 12                                          |
| • | 6.1 Absolute Maximum Ratings 4       | 10.1 Layout Guidelines                                |
|   | 6.2 ESD Ratings                      | 10.2 Layout Example12                                 |
|   | 6.3 Recommended Operating Conditions | 11 Device and Documentation Support 13                |
|   | 6.4 Thermal Information              | 11.1 Related Links 13                                 |
|   | 6.5 Electrical Characteristics5      | 11.2 Community Resources 1                            |
|   | 6.6 Switching Characteristics6       | 11.3 Trademarks1                                      |
| 7 | Detailed Description 7               | 11.4 Electrostatic Discharge Caution 13               |
|   | 7.1 Overview                         | 11.5 Glossary13                                       |
|   | 7.2 Functional Block Diagram         | 12 Mechanical, Packaging, and Orderable Information13 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE         | REVISION | NOTES                                                |
|--------------|----------|------------------------------------------------------|
| October 2017 | *        | This device was removed from the SLLSEO0 data sheet. |

Submit Documentation Feedback



www.ti.com

# 5 Pin Configuration and Functions



**Pin Functions** 

| PIN    |                               | 1/0 | INTERNAL                 | PERCEINTION                                                                                                                                                                                                              |  |  |  |  |
|--------|-------------------------------|-----|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME   | NO.                           | 1/0 | PULLUP/PULLDOWN          | DESCRIPTION                                                                                                                                                                                                              |  |  |  |  |
| VCC    | 12                            | Р   | N/A                      | 3.3-V power                                                                                                                                                                                                              |  |  |  |  |
|        |                               |     | RSTN asserted: 30 kΩ PD  |                                                                                                                                                                                                                          |  |  |  |  |
| VREG   | 11                            | 0   | FS, LS mode: 30 kΩ PD    | 1.8-V LDO output. Only enabled when operating in High Speed mode.  Requires 0.1-µF external capacitor to GND to stabilize the core.                                                                                      |  |  |  |  |
|        |                               |     | HS mode: N/A             | Troquinos C.1 pr socialital capacitor to G115 to stabilize the soils.                                                                                                                                                    |  |  |  |  |
| GND    | 10                            | Р   | N/A                      | Ground                                                                                                                                                                                                                   |  |  |  |  |
| RSTN   | 5                             | I   | 500 kΩ PU                | Device disable/enable. Recommend 0.1-µF external capacitor to GND to ensure clean power on reset if not driven.                                                                                                          |  |  |  |  |
| EQ     | 6                             | I   | N/A                      | USB High Speed boost select via external pull down resistor. Sampled upon power up. Auto selects min EQ when left floating. Does not recognize real time adjustments.                                                    |  |  |  |  |
| D1P    | 2                             | I/O | N/A                      | USB High Speed positive port. Orientation independent – Can face either upstream or downstream.                                                                                                                          |  |  |  |  |
| D1M    | 1                             | I/O | N/A                      | USB High Speed negative port. Orientation independent – Can face either upstream or downstream.                                                                                                                          |  |  |  |  |
| D2P    | 7                             | I/O | N/A                      | USB High Speed positive port. Orientation independent – Can face either upstream or downstream.                                                                                                                          |  |  |  |  |
| D2M    | 8                             | I/O | N/A                      | USB High Speed negative port. Orientation independent – Can face either upstream or downstream.                                                                                                                          |  |  |  |  |
| TEST   | 3                             | 1   | RSTN asserted: 500 kΩ PD | No function. Leave floating.                                                                                                                                                                                             |  |  |  |  |
|        |                               |     |                          | Flag indicating that channel is in High Speed mode. Asserted upon:                                                                                                                                                       |  |  |  |  |
|        |                               |     |                          | Detection of USB-IF High Speed test fixture from an unconnected state followed by transmission of USB TEST_PACKET pattern.                                                                                               |  |  |  |  |
| ENA_HS | S 9 O RSTN asserted: 500kΩ PD |     | RSTN asserted: 500kΩ PD  | <ol> <li>Squelch detection following USB reset with a successful HS<br/>handshake [HS handshake is declared to be successful after single<br/>chirp J chirp K pair where each chirp is within 18 μs – 128 μs]</li> </ol> |  |  |  |  |
|        |                               |     |                          | De-asserted upon detection of disconnect or suspend. Can be left floating if not needed.                                                                                                                                 |  |  |  |  |
| CD     | 4                             | 0   | RSTN asserted: 500 kΩ PD | Flag indicating that a USB device is attached. Asserted from an unconnected state upon detection of DP or DM pull-up resistor. De-asserted upon detection of disconnect. Can be left floating if not needed.             |  |  |  |  |

Copyright © 2017, Texas Instruments Incorporated

# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                       |                              | MIN  | MAX | UNIT |
|---------------------------------------|------------------------------|------|-----|------|
| Supply voltage range                  | VCC                          | -0.3 | 3.8 | V    |
| Voltage range                         | D1P, D1M, D2P, D2M, RSTN, EQ | -0.3 | 3.8 | V    |
| Storage temperature, T <sub>stg</sub> | •                            | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±3000 |      |
|                    |                         | Charged-device model (CDM), per AEC Q100-011            | ±1000 | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                | M | IN | NOM | MAX | UNIT |
|----------------|--------------------------------|---|----|-----|-----|------|
| $V_{CC}$       | Supply voltage                 |   | 3  | 3.3 | 3.6 | V    |
| T <sub>A</sub> | Operating free-air temperature | _ | 40 |     | 105 | °C   |

#### 6.4 Thermal Information

|                        | THERMAL METRIC (1)                           | RWB     |                     |
|------------------------|----------------------------------------------|---------|---------------------|
|                        | THERMAL METRIC (1)                           | 12 PINS | °C/W °C/W °C/W °C/W |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 161.6   | °C/W                |
| R <sub>θ</sub> JC(top) | Junction-to-case (top) thermal resistance    | 63.3    | °C/W                |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 75.1    | °C/W                |
| ΨЈТ                    | Junction-to-top characterization parameter   | 1.9     | °C/W                |
| ΨЈВ                    | Junction-to-board characterization parameter | 75.1    | °C/W                |
| R <sub>θJC(bot)</sub>  | Junction-to-case (bottom) thermal resistance | N/A     | °C/W                |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

Product Folder Links: TUSB211-Q1



www.ti.com

# 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                                      | PARAMETER                        | TEST CONDITIONS                                                                           | MIN | TYP (1) | MAX             | UNIT |
|--------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------|-----|---------|-----------------|------|
| I <sub>(ACTIVE_HS)</sub>             | High Speed Active Current        | USB channel = HS mode. 480 Mbps traffic. V <sub>CC</sub> supply stable                    |     | 16      | 20              | mA   |
| I <sub>(IDLE_HS)</sub>               | High Speed Idle Current          | USB channel = HS mode. No traffic. V <sub>CC</sub> supply stable                          |     | 12      | 15              | mA   |
| I <sub>(SUSPEND_HS)</sub>            | Suspend Current                  | USB channel = Suspend mode.                                                               |     | 4.5     | 5.5             | mA   |
| I <sub>(FS)</sub>                    | Full-Speed Current               | USB channel = FS mode                                                                     |     | 4.5     | 5.5             | mA   |
| I <sub>(LS)</sub>                    | Low-Speed Current                | USB channel = LS mode                                                                     |     | 4.5     | 5.5             | mA   |
| I <sub>(DISCONN)</sub>               | Disconnect Power                 | Host side application. No device attachment.                                              |     | 4.5     | 5.5             | mA   |
| I <sub>(RSTN)</sub>                  | Disable Power                    | RSTN driven low; V <sub>CC</sub> supply stable; V <sub>CC</sub> = 3.3 V                   |     | 4.5     | 5.5             | mA   |
| RSTN                                 |                                  |                                                                                           |     |         |                 |      |
| V <sub>IH</sub>                      | High level input voltage         |                                                                                           | 2   |         | V <sub>CC</sub> | V    |
| V <sub>IL</sub>                      | Low-level input voltage          |                                                                                           | 0   |         | 0.8             | V    |
| I <sub>IH</sub>                      | High level input current         | V <sub>IH</sub> = 3.6 V, V <sub>CC</sub> = 3 V, RPU enabled                               |     |         | ±2              | μA   |
| I <sub>IL</sub>                      | Low level input current          | V <sub>IL</sub> = 0V, V <sub>CC</sub> = 3.6 V, RPU enabled                                |     |         | ±11             | μA   |
| EQ                                   |                                  |                                                                                           |     |         |                 |      |
|                                      |                                  | Level 0 EQ                                                                                |     |         | 0.32            | kΩ   |
| Б                                    | Fortennal and decomposition      | Level 1 EQ                                                                                | 1.4 |         | 2.2             | kΩ   |
| I <sub>IL</sub> EQ R <sub>(EQ)</sub> | External pulldown resistor       | Level 2 EQ [MAX]                                                                          | 3.7 |         | 4.1             | kΩ   |
|                                      |                                  | Level 3 EQ [MIN]                                                                          | 6   |         |                 | kΩ   |
| CD, ENA_HS                           | 3                                |                                                                                           |     |         | ·               |      |
| V <sub>OH</sub>                      | High level output voltage        | I <sub>O</sub> = -50 μA                                                                   | 2.4 |         |                 | V    |
| V <sub>OL</sub>                      | Low level output voltage         | Ι <sub>Ο</sub> = 50 μΑ                                                                    |     |         | 0.4             | V    |
| DxP, DxM                             |                                  |                                                                                           |     |         | ·               |      |
| T <sub>(SHRT_GND)</sub>              | DP, DM low voltage short circuit | DxP or DxM short circuited to GND continuously for 24 hours at T <sub>A</sub> = 25°C only | 0   |         |                 | V    |
| C <sub>IO(DXX)</sub>                 | Capacitance to GND               | Measured with LCR meter and device powered down. 1 MHz sinusoid, 30 mVpp ripple           |     | 5       |                 | pF   |

<sup>(1) (1)</sup> All typical values are at  $V_{CC}$  = 3.3 V, and  $T_A$  = 25°C.

Copyright © 2017, Texas Instruments Incorporated

Submit Documentation Feedback



# TEXAS INSTRUMENTS

# 6.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                        | PARAMETER                                      | TEST CONDITIONS                                                        | MIN | TYP (1) | MAX | UNIT |
|------------------------|------------------------------------------------|------------------------------------------------------------------------|-----|---------|-----|------|
| DxP, DxM               |                                                |                                                                        |     |         |     |      |
| F <sub>(BR_DXX)</sub>  | Bit Rate                                       | USB channel = HS mode. 480 Mbps traffic. V <sub>CC</sub> supply stable |     |         | 480 | Mbps |
| t <sub>(R/F_DXX)</sub> | Rise/Fall time                                 | 100                                                                    |     |         | ps  |      |
| CD, ENA_H              | -IS                                            |                                                                        |     |         |     |      |
| t <sub>(EN)</sub>      | Enable time                                    |                                                                        |     | 20      |     | μs   |
| t <sub>(DIS)</sub>     | Disable time                                   |                                                                        |     | 20      |     | μs   |
| VCC                    |                                                |                                                                        | •   |         | · · |      |
| t <sub>(STABLE)</sub>  | V <sub>CC</sub> stable before RSTN de-assertio | n                                                                      | 100 |         |     | μs   |
| t <sub>(RAMP)</sub>    | V <sub>CC</sub> ramp time                      |                                                                        | 0.2 |         | 100 | ms   |

<sup>(1) (1)</sup> All typical values are at  $V_{CC}$  = 3.3 V, and  $T_A$  = 25°C.

# 7 Detailed Description

#### 7.1 Overview

www.ti.com

The TUSB211-Q1 is a USB High-Speed (HS) signal conditioner, designed to compensate for ISI signal loss in a transmission channel. TUSB211-Q1 has a patent-pending design which is agnostic to USB Low Speed (LS) and Full Speed (FS) signals and does not alter their signal characteristics, while HS signals are compensated. In addition, the design is compatible with USB On-The-Go (OTG) and Battery Charging (BC) specifications.

Programmable signal gain through an external resistor permits fine tuning device performance to optimize signals helping to pass USB HS electrical compliance tests at the connector.

The footprint of TUSB211-Q1 allows a board layout using this device such that it does not break the continuity of the DP/DM signal traces. This permits risk free system design of a complete USB channel with flexible use of one or multiple TUSB211 devices as needed for optimal signal integrity. This allows system designers to plan for this device and use it only if signal integrity analysis and/or lab measurements show a need. If such a need is not warranted, the device can be left unpopulated without any board rework.

#### 7.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

#### 7.3 Device Functional Modes

#### 7.3.1 Low Speed (LS) Mode

TUSB211-Q1 automatically detects a LS connection and does not enable signal compensation. CD pin is asserted high.

#### 7.3.2 Full Speed (FS) Mode

TUSB211-Q1 automatically detects a FS connection and does not enable signal compensation. CD pin is asserted high.

#### 7.3.3 High Speed (HS) Mode

TUSB211-Q1 automatically detects a HS connection and enables signal compensation as determined by the configuration of the external pulldown resistance on its EQ pin. ENA\_HS pin asserted high in addition to the CD pin.

#### 7.3.4 Disable Mode

TUSB211-Q1 can be disabled when its RSTN pin is asserted low. The USB channel is still fully operational, but there is neither signal compensation, nor any indication from the CD pin or ENA\_HS pin as to the status of the channel.

Product Folder Links: TUSB211-Q1

# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The primary purpose of the TUSB211-Q1 is to re-store the signal integrity of a USB High Speed channel up to the USB connector. The loss in signal quality stems from reduced channel bandwidth due to high loss PCB trace and other components that contribute a capacitive load. This can cause the channel to fail the USB near end eye mask. Proper use of the TUSB211-Q1 can help to pass this eye mask.

A secondary purpose is to use the CD pin and ENA\_HS pin of the TUSB211-Q1 to control other blocks on the customer platform if so desired.

## 8.2 Typical Application

A typical application is shown below. In this setup, D1P and D1M face the USB connector while D2P and D2M face the USB transceiver. If desired, the orientation may be reversed [that is, D1 faces transceiver and D2 faces connector].

Note that CD and ENA\_HS are connected to PLDs. This is for platforms where other circuit blocks must be modified based on the status of the USB channel. They could also be connected to LEDs to give a physical indication of current channel status for debug purposes. If neither use is desired, they can be left floating.



Copyright © 2016, Texas Instruments Incorporated

Figure 1. Reference Schematic

Submit Documentation Feedback

Copyright © 2017, Texas Instruments Incorporated

www.ti.com SLLSF53 – OCTOBER 2017

### **Typical Application (continued)**

#### 8.2.1 Design Requirements

TUSB211-Q1 requires a valid reset signal as described in the power supply recommendations section. The capacitor C4 is not required if a microcontroller drives the RSTN pin according to recommendations.

Pin 11 VREG is an internal LDO output that requires a 0.1 μF external capacitor to GND to stabilize the core.

Pin 6 EQ requires an external pulldown resistor if EQ levels 0-2 are needed. If EQ level 3 is needed, then the EQ pin can be left floating.

#### 8.2.2 Detailed Design Procedure

The ideal EQ setting is dependent upon the signal chain loss characteristics of the target platform. The general recommendation is to start with EQ level 0, and then increment to EQ level 1, and so on. if permissible.

In order for the TUSB211-Q1 to recognize any change to the EQ setting, the RSTN pin must be toggled. This is because the EQ pin is latched on power up and the pin is ignored thereafter.

In addition, TUSB211-Q1 does not compensate for any DC attenuation in the signal path. Therefore, minimizing DC loss (that is, resistance) in the system design, is suggested. As a consequence, this might lead to increased line capacitance. This is acceptable because the TUSB211-Q1 can compensate for the additional capacitive load.

Placement of the device is also dependent on the application goal. Table 1 summarizes the recommendations.

Table 1. TUSB211 Platform Placement Guideline

| PLATFORM GOAL                                       | SUGGESTED TUSB211 PLACEMENT          |  |  |  |
|-----------------------------------------------------|--------------------------------------|--|--|--|
| Pass USB Near End Mask                              | Close to measurement point           |  |  |  |
| Pass USB Far End Eye Mask                           | Close to USB PHY                     |  |  |  |
| Cascade multiple 211s to improve device enumeration | Midway between each USB interconnect |  |  |  |

#### **NOTE**

USB-IF certification tests for High Speed eye masks require the *mandated use* of the USB-IF developed test fixtures. These test fixtures do not require the use of oscilloscope probes. Instead they use SMA cables. More information can be found at the USB-IF Compliance Updates Page. It is located under the 'Electricals' section, ID 86 dated March 2013.

The following procedure must be followed before using any oscilloscope compliance software to construct a USB High Speed Eye Mask:

#### 8.2.2.1 For a Host Side Application

- 1. Configure the TUSB211-Q1 to the desired EQ setting
- 2. Power on (or toggle the RSTN pin if already powered on) the TUSB211
- 3. Using SMA cables, connect the oscilloscope and the USB-IF host-side test fixture to the TUSB211
- 4. Enable the host to transmit USB TEST PACKET
- 5. Execute the oscilloscope's USB compliance software.
- 6. Repeat the above steps in order to re-test TUSB211-Q1 with a different EQ setting

Product Folder Links: TUSB211-Q1

#### 8.2.2.2 For a Device Side Application

- 1. Configure the TUSB211-Q1 to the desired EQ setting
- 2. Power on (or toggle the RSTN pin if already powered on) the TUSB211
- 3. Connect a USB host, the USB-IF device-side test fixture, and USB device to the TUSB211. Ensure that the USB-IF device test fixture is configured to the 'INIT' position
- 4. Allow the host to enumerate the device
- 5. Enable the device to transmit USB TEST PACKET
- 6. Using SMA cables, connect the oscilloscope to the USB-IF device-side test fixture and ensure that the device-side test fixture is configured to the 'TEST' position.
- 7. Execute the oscilloscope's USB compliance software.
- 8. Repeat the above steps in order to re-test TUSB211-Q1 with a different EQ setting

# 8.2.3 Application Curves



Figure 2. Eye Diagram Bench Setup



Submit Documentation Feedback





# 9 Power Supply Recommendations

On power up, the interaction of the RSTN pin and power on ramp could result in digital circuits not being set correctly. The device should not be enabled until the power on ramp has settled to 3 V or higher to guarantee a correct power on reset of the digital circuitry. If RSTN cannot be held low by microcontroller or other circuitry until the power on ramp has settled, then an external capacitor from the RSTN pin to GND is required to hold the device in the low power reset state.

The RC time constant should be larger than five times of the power on ramp time (0 to V<sub>CC</sub>). With a typical internal pullup resistance of 500 k $\Omega$ , the recommended minimum external capacitance is calculated as:

[Ramp Time x 5] 
$$\div$$
 [500 k $\Omega$ ] (1)

# 10 Layout

## 10.1 Layout Guidelines

There is no need to break the USB signal trace. Thus, even with the TUSB211-Q1 powered down, or not populated, the USB link is still fully operational. To avoid the need for signal vias, routing the High Speed traces directly underneath the TUSB211-Q1 package, as illustrated in the PCB land pattern shown in Figure 8, is recommended.

Although the land pattern shown below has matched trace width to pad width, optimal impedance control is based on the user's own PCB stack-up. It is recommended to maintain  $90~\Omega$  differential routing underneath the device.

All dimensions are in millimetres (mm).

#### 10.2 Layout Example



Figure 8. DP and DM Routing Underneath Device Package

2 Subi



www.ti.com

# 11 Device and Documentation Support

#### 11.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to order now.

#### 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2017, Texas Instruments Incorporated







11-Oct-2017

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| TUSB211QRWBRQ1   | ACTIVE | X2QFN        | RWB                | 12   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | Q1                   | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TUSB211-Q1:





11-Oct-2017

● Catalog: TUSB211

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 11-Oct-2017

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TUSB211QRWBRQ1 | X2QFN           | RWB                | 12 | 3000 | 180.0                    | 8.4                      | 1.8        | 1.8        | 0.61       | 4.0        | 8.0       | Q2               |

www.ti.com 11-Oct-2017



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TUSB211QRWBRQ1 | X2QFN        | RWB             | 12   | 3000 | 195.0       | 200.0      | 45.0        |  |



PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.